MIPI M-PHY v4.1/v3.1 IP in TSMC(5nm, 6nm, 7nm, 12nm,16nm, 22nm, 28nm, 40nm, and 55nm)
License-free, FPGA-based Single Chip Controller for Low Cost SERCOS III I/Os available
Typical target applications of Easy-I/O are encoders, measuring sensors, valve clusters, 24V digital I/O and analog I/O.
Easy-I/O can be very easily integrated in hardware designs. A free version of the core is provided for the Xilinx Spartan-3 XC3S250E device in a TQ144 housing. It supports 16 digital inputs and 16 digital outputs.
To provide easy access for interested companies, SERCOS International will offer Easy-I/O as a freely downloadable IP core via www.sercos.de/easy-io, to be active by the end of May. Companies simply need to register online. There are no license fees and a membership in the SERCOS Organizations is not required.
Registered users receive the IP core, as well as a functional description, complete documentation of the interfaces and a reference design. Technical support is provided via an online forum and FAQ lists. Updates and bug fixes of the IP core will be provided on a regular basis.
Background information:
To minimize the costs for a slave interface, the functionality of a SERCOS III slave was reduced to a minimum. Thus, the Easy-I/O IP core supports only the SERCOS III real-time and service channels. Up to 64-byte master real-time data and 64-byte slave real-time data can be processed. Ethernet frames that are transmitted within the Non-Real-Time (NRT) channel of a SERCOS III network are directly forwarded to the next network node. The asynchronous service channel is realized inside the IP Core and allows read and write access to the available parameter according to the standardized SERCOS III I/O profile. Easy-I/O supports the remote addressing functionality of SERCOS III, by which a SERCOS address is assigned to a node on the basis of a physical address and a specific device identification. The core supports cycle times down to 31.25 µs as well as the unique redundancy feature of SERCOS III to provide highly available automation concepts.
Related News
- Altera and TES Offer Cost-Effective FPGA-Based Reconfigurable Graphics Controller
- Lattice Accelerates Development of Low Power FPGA-Based Custom Solutions with Lattice Design Group
- Microsemi and Tamba Collaborate on New PolarFire Devices to Deliver Industry-Leading Low Power FPGA-Based 10G Ethernet Solution
- Xilinx, Northwest Logic and Xylon Provide Low Cost FPGA-based MIPI Interfaces for Video Displays and Cameras
- Altera and TES Partner on FPGA-Based PCI Graphics Controller IP
Breaking News
- RISC-V International Promotes Andrea Gallo to CEO
- See the 2025 Best Edge AI Processor IP at the Embedded Vision Summit
- Andes Technology Showcases RISC-V AI Leadership at RISC-V Summit Europe 2025
- RISC-V Royalty-Driven Revenue to Exceed License Revenue by 2027
- Keysom Unveils Keysom Core Explorer V1.0
Most Popular
- RISC-V Royalty-Driven Revenue to Exceed License Revenue by 2027
- SiFive and Kinara Partner to Offer Bare Metal Access to RISC-V Vector Processors
- Imagination Announces E-Series: A New Era of On-Device AI and Graphics
- Siemens to accelerate customer time to market with advanced silicon IP through new Alphawave Semi partnership
- Cadence Unveils Millennium M2000 Supercomputer with NVIDIA Blackwell Systems to Transform AI-Driven Silicon, Systems and Drug Design
![]() |
E-mail This Article | ![]() |
![]() |
Printer-Friendly Page |