Massana, Xemics team on low-power MCU-DSP core
![]() |
Massana, Xemics team on low-power MCU-DSP core
By Michael Santarini, EE Times
April 17, 2000 (9:46 a.m. EST)
URL: http://www.eetimes.com/story/OEG20000417S0011
Belfast, Ireland-based core provider Massana Inc. has teamed up with fabless semiconductor vendor Xemics (Neuchatel, Switzerland) to offer a low-power, low-voltage solution combining Xemics' CoolRISC 8-bit RISC microprocessor and Massana's FILU-5016-bit fixed-point DSP coprocessor.
The new product, FILU-50/CoolRISC, targets small-footprint applications such as medical, sensors, motor control, handheld communicators and Internet-enabled portable appliances, said Ben O'Sullivan, business development manager at Massana.
O'Sullivan said that the core was not created at the request of one particular customer, but that after polling several customers the companies realized users would be very receptive to a low-power MCU-DSP combo core.
The core boasts performance of 4 Mips for the MPU and 2 Mips for the DSP, giving a combined total of 6 million instructions/second with a 1-volt supply. Massana's FILU-5016-bit is connected to Xemics' CoolRISC 8-bit RISC via an application programming interface. That means FILU-50/CoolRISC users will be able to develop their applications entirely in C using an API to invoke DSP functions, the company said.
CoolRISC call
Massana's DSP coprocessor core portion of the FILU-50/CoolRISC contains a set of preprogrammed DSP functions that are accessed through a C-language function call from the CoolRISC. Customers program the core with Xemics' CoolRide software package. The core package includes C and Verilog models, which engineers can use for system simulation. The two companies also offer an evaluation board to allow users to develop their own systems applications.
To find out more about FILU-50/CoolRISC, contact www.massana.com or www.xemics.com.
Related News
- Massana, XEMICS Partner To Offer A Combined RISC and DSP Core For Ultra Low-Power, Low-Voltage Applications
- Imagination and Andes collaborate to enable ultra-low power connected microprocessors for IoT
- Tensilica Announces Diamond Standard 330HiFi, a Low-Power 24-bit Audio DSP
- Lexra Announces Low-Power RISC-DSP CORE, Offering Better Performance at Lower Power than an ARM9E
- LeapMind's Ultra Low-Power AI accelerator IP "Efficiera" Achieved industry-leading power efficiency of 107.8 TOPS/W
Breaking News
- RISC-V International Promotes Andrea Gallo to CEO
- See the 2025 Best Edge AI Processor IP at the Embedded Vision Summit
- Andes Technology Showcases RISC-V AI Leadership at RISC-V Summit Europe 2025
- RISC-V Royalty-Driven Revenue to Exceed License Revenue by 2027
- Keysom Unveils Keysom Core Explorer V1.0
Most Popular
- RISC-V Royalty-Driven Revenue to Exceed License Revenue by 2027
- SiFive and Kinara Partner to Offer Bare Metal Access to RISC-V Vector Processors
- Imagination Announces E-Series: A New Era of On-Device AI and Graphics
- Siemens to accelerate customer time to market with advanced silicon IP through new Alphawave Semi partnership
- Cadence Unveils Millennium M2000 Supercomputer with NVIDIA Blackwell Systems to Transform AI-Driven Silicon, Systems and Drug Design
![]() |
E-mail This Article | ![]() |
![]() |
Printer-Friendly Page |