Altera Rolls Out New, Easy-To-Use Arria V Early Power Estimator Tool
Designers Can Submit Their Estimate to Win an Arria V Starter Development Kit and More
San Jose, Calif., September 7, 2011—Altera Corporation (NASDAQ: ALTR) today announced its new Arria® V PowerPlay Early Power Estimator (EPE) tool in conjunction with the "How Low Can You Go with Arria V FPGAs?" drawing. The Arria V EPE allows designers to quickly and accurately evaluate a system's power consumption, thereby accelerating development time and meeting power budgets. U.S. system designers can enter to win the grand prize of an Arria V FPGA Development Kit, or biweekly drawings for a BeMicro Development Kit or an Altera® polo shirt just by submitting an Arria V EPE estimate spreadsheet by December 19, 2011. See the drawing rules for eligibility, conditions and submission instructions. This drawing is valid only to residents of the continental United States.
The Arria V EPE estimates current draw and power consumption, which can be modeled based on the real system's operating conditions, board type profiles and cooling techniques. The tool outputs not only the total power consumption, but also the power used by each set of elements in the FPGA, the static power, current consumed by each power rail, the junction temperature, and the theta JA, representing the thermal efficiency of the FPGA.
By trying out the easy-to-use Arria V EPE, system designers can determine just how low their power can go using Arria V FPGAs. To start, users download the Arria V EPE and input the design parameters such as logic, clock frequency and I/Os. The tool then will quickly estimate the power requirements the proposed design will consume. This estimate allows designers to accurately evaluate the power consumption savings that can be achieved using Arria V FPGAs. In addition, designers can see how Altera used the Arria V EPE to benchmark power consumption and get tips on how to model a design at the Arria V FPGA Power Wiki.
Arria V FPGAs deliver the lowest total power for midrange applications with an optimized balance between power, performance and price, based on Altera's tailored approach to the 28-nm device portfolio. This approach meets customers' unique design requirements because a one-size-fits-all approach does not work for increasingly complex designs. Altera's 28LP process provides the ability to have the lowest static power for midrange FPGAs and receive high system performance from a fast FPGA fabric, fast I/Os and fast transceiver data rates. The Arria V architecture has been tailored to maintain current performance while providing a huge power savings.
About Altera
Altera programmable solutions enable system and semiconductor companies to rapidly and cost-effectively innovate, differentiate and win in their markets. Find out more about Altera's FPGA, CPLD and ASIC devices at www.altera.com.
|
Altera Hot IP
Related News
- Altera Updates PowerPlay Early Power Estimator to Reflect Lower Power Consumption of Stratix II FPGAs
- VESA Rolls Out Early Certification Program for Video Source and Display Products Using HBR3 High-Bandwidth Link Rate
- GUC Rolls Out New Low Power Solid State Drive IP Portfolio
- Mobiveil Targets Altera's Arria V SoCs for Its NVMStor Enterprise SSD Storage Platform
- Altera and TI make RF design fast and easy with complete development kit for Arria V FPGAs
Breaking News
- RISC-V International Promotes Andrea Gallo to CEO
- See the 2025 Best Edge AI Processor IP at the Embedded Vision Summit
- Andes Technology Showcases RISC-V AI Leadership at RISC-V Summit Europe 2025
- RISC-V Royalty-Driven Revenue to Exceed License Revenue by 2027
- Keysom Unveils Keysom Core Explorer V1.0
Most Popular
- RISC-V International Promotes Andrea Gallo to CEO
- See the 2025 Best Edge AI Processor IP at the Embedded Vision Summit
- Andes Technology Showcases RISC-V AI Leadership at RISC-V Summit Europe 2025
- Ceva, Inc. Announces First Quarter 2025 Financial Results
- Cadence Unveils Millennium M2000 Supercomputer with NVIDIA Blackwell Systems to Transform AI-Driven Silicon, Systems and Drug Design
![]() |
E-mail This Article | ![]() |
![]() |
Printer-Friendly Page |