Cadence Physical Verification System Qualified for TSMC 28nm, 20nm Process
SAN FRANCISCO, Calif., 04 Jun 2012 —Cadence Design Systems, Inc. (NASDAQ: CDNS), a leader in global electronic design innovation, today announced that TSMC has qualified the Cadence® Physical Verification System (PVS) for 28-nanometer design signoff, and completed Phase I certification for TSMC’s 20-nanometer process.
Designers can request a PVS 20-nanometer technology file directly from TSMC for early design exploration, and access TSMC-Online to download 28-nanometer technology files for signoff.
Cadence PVS supports 20-nanometer technology where innovative patterning technology is used. The dedicated PVS engine improves color loop detection accuracy, reduces false errors and provides intuitive error reporting. The Cadence technology also ensures mask decomposition feasibility.
Cadence PVS is integrated with Cadence Virtuoso® custom and Encounter® digital implementation platforms to help designers find and fix errors early in the implementation stage. Integration with Virtuoso includes real-time, in-design design rule checking (DRC) verification; real-time 20-nanometer DPT color loop detection; and incremental DRC correction and verification.
“Our work with TSMC helps ensure that design teams will have advanced implementation and signoff technologies available for SoC design and manufacturing,” said Chi-Ping Hsu, senior vice president of research & development, Silicon Realization Group. “TSMC’s qualification of Cadence PVS at 28 nanometers and early certification for 20 nanometers represents an important joint commitment to deliver convergent verification capabilities for today’s complex mixed-signal SoCs.”
“PVS has successfully completed TSMC’s qualification process for 28-nanometer design signoff,” said Suk Lee, TSMC senior director, Design Infrastructure Marketing Division. “We worked closely with Cadence to achieve these results, including technical collaboration on 20-nanometer advanced technology.”
About Cadence
Cadence enables global electronic design innovation and plays an essential role in the creation of today's integrated circuits and electronics. Customers use Cadence software, hardware, IP, and services to design and verify advanced semiconductors, consumer electronics, networking and telecommunications equipment, and computer systems. The company is headquartered in San Jose, Calif., with sales offices, design centers, and research facilities around the world to serve the global electronics industry. More information about the company, its products, and services is available at www.cadence.com.
|
Cadence Hot IP
Related News
- Cadence Pegasus Verification System Certified for TSMC N16, N12 and N7 Process Technologies
- Cadence Extends Collaboration with TSMC and Microsoft to Advance Giga-Scale Physical Verification in the Cloud
- Cadence Design IP portfolio in TSMC's N5 Process Gains Broad Adoption Among Leading Semiconductor and System Companies
- Cadence Pegasus Verification System Certified for Samsung Foundry 5nm and 7nm Process Technologies
- Arm, Cadence and Xilinx Introduce First Arm Neoverse System Development Platform for Next-Generation Cloud-to-Edge Infrastructure, Implemented on TSMC 7nm Process Technology
Breaking News
- RISC-V International Promotes Andrea Gallo to CEO
- See the 2025 Best Edge AI Processor IP at the Embedded Vision Summit
- Andes Technology Showcases RISC-V AI Leadership at RISC-V Summit Europe 2025
- RISC-V Royalty-Driven Revenue to Exceed License Revenue by 2027
- Keysom Unveils Keysom Core Explorer V1.0
Most Popular
- RISC-V Royalty-Driven Revenue to Exceed License Revenue by 2027
- SiFive and Kinara Partner to Offer Bare Metal Access to RISC-V Vector Processors
- Imagination Announces E-Series: A New Era of On-Device AI and Graphics
- Siemens to accelerate customer time to market with advanced silicon IP through new Alphawave Semi partnership
- Cadence Unveils Millennium M2000 Supercomputer with NVIDIA Blackwell Systems to Transform AI-Driven Silicon, Systems and Drug Design
![]() |
E-mail This Article | ![]() |
![]() |
Printer-Friendly Page |