UltraSoC and Cadence's Tensilica Division collaborate to deliver universal debug for heterogeneous multicore SoCs
CAMBRIDGE, United Kingdom, and SAN JOSE, CA --July 20, 2015 -- UltraSoC and Cadence Design Systems, Inc. (NASDAQ:CDNS) today announced that they have collaborated to provide support for the Cadence® Tensilica® Xtensa® family of processors within UltraSoC’s UltraDebug® universal SoC debug solution..
Xtensa technology enables the system architect to create power-efficient, high-performance processors and DSPs customized to the exact needs of their design. This, in turn, allows the creation of SoCs in which key tasks are offloaded from the host processor to multiple heterogeneous Xtensa processors, delivering outstanding overall performance and power consumption figures. To learn more about the Tensilica Xtensa configurable processor – and the wide range of market-leading, ready-to-use audio, vision, and communications DSPs built on the Xtensa optimization platform - visit: http://www.cadence.com/news/Xtensa.
UltraDebug is designed to speed pre- and post-silicon debugging in exactly these environments, allowing the designer to “bake in” an on-chip debug infrastructure that is tailored to the specific requirements of their system design. It enables holistic debugging of system software running on chips that incorporate multiple, heterogeneous functional units, as well as custom logic designed in-house.
Xtensa processors are the latest CPU family to be supported within UltraDebug, which already includes direct support for other common processor cores.
“UltraSoC has innovative technology when it comes to SoC debug,” said Chris Jones, product marketing group director of the Tensilica division of the IP Group at Cadence. “Their technology helps designers to create competitive products quickly and we’re looking forward to working together to solve the SoC debug challenge, which we believe is one of the challenges facing the semiconductor industry today.”
Rupert Baines, CEO, UltraSoC, commented, “Xtensa processors are a proven route to efficient, high-performance SoCs. Today’s application processors are not optimized to handle the vast range of tasks required in today’s advanced consumer products – in particular datapath processing. Xtensa technology provides a solution to that problem, offloading tasks from the host processor and creating highly optimized multicore SoCs. We’re very much in tune with this vision of the SoC, and delighted to be working with an industry-leader like Cadence to make it happen.”
Initial results of the UltraSoC / Cadence collaboration were demonstrated at the 52nd Design Automation Conference (DAC) in June 2015. A short video of the demo, showing simultaneous debugging of multiple processor cores, can be viewed here. The IP will be available for integration and tapeout in early Q3 2015. For more information, visit: http://www.ultrasoc.com
About UltraSoC
UltraSoC is an independent provider of SoC infrastructure that enables rapid development of embedded systems based on advanced SoC devices. The company is headquartered in Cambridge, United Kingdom.
For more information please visit www.ultrasoc.com
About Cadence
Cadence enables global electronic design innovation and plays an essential role in the creation of today’s integrated circuits and electronics. Customers use Cadence software, hardware, IP and services to design and verify advanced semiconductors, consumer electronics, networking and telecommunications equipment, and computer systems. The company is headquartered in San Jose, Calif., with sales offices, design centers and research facilities around the world to serve the global electronics industry. More information about the company, its products and its services is available at www.cadence.com.
|
Related News
- Cadence and Dolby Collaborate to Enable the World's First TVs Featuring Dolby Atmos Technology
- Imagination licenses UltraSoC IP to deliver system-level debug and optimization capabilities for SoCs
- UltraSoC and Lauterbach deliver universal SoC debug environment
- AST SpaceMobile and Cadence Collaborate to Advance the World's First and Only Planned Space-Based Global Cellular Broadband Network
- TSMC and Cadence Collaborate to Deliver AI-Driven Advanced-Node Design Flows, Silicon-Proven IP and 3D-IC Solutions
Breaking News
- RISC-V International Promotes Andrea Gallo to CEO
- See the 2025 Best Edge AI Processor IP at the Embedded Vision Summit
- Andes Technology Showcases RISC-V AI Leadership at RISC-V Summit Europe 2025
- RISC-V Royalty-Driven Revenue to Exceed License Revenue by 2027
- Keysom Unveils Keysom Core Explorer V1.0
Most Popular
- RISC-V International Promotes Andrea Gallo to CEO
- See the 2025 Best Edge AI Processor IP at the Embedded Vision Summit
- Andes Technology Showcases RISC-V AI Leadership at RISC-V Summit Europe 2025
- Ceva, Inc. Announces First Quarter 2025 Financial Results
- Cadence Unveils Millennium M2000 Supercomputer with NVIDIA Blackwell Systems to Transform AI-Driven Silicon, Systems and Drug Design
![]() |
E-mail This Article | ![]() |
![]() |
Printer-Friendly Page |