ARASTU SYSTEMS launches a Comprehensive Low Power Verification Suite for the LPDDR4 Memory
February 18th, 2016, San Jose, CA - Arastu Systems, a company that specializes in developing products in the Memory and Networking area, today announced its comprehensive Low Power Verification Suite which is fully compliant to JEDEC standard JESD209-4A and provides an effective way to verify the LPDDR4 based ASIC and FPGA system.
Arastu’s Low Power Verification Suite includes,
- SystemC based LPDDR4 DRAM Memory Model that provides per channel transaction to facilitate faster debug and can be readily used by Software Developers
- SystemC based LPDDR4 DFI PHY Functional Model that is fully compliant to DFI4.0 specifications
- SystemVerilog based LPDDR4 DRAM Bus Monitor which checks DRAM Bus as per the JESD209-4A specifications and provides guidance to the Memory Controller to improve Bus Performance
The entire suite easily integrates in any verification environment and is compatible with all major EDA tools. It provides customers the control to check for standard and non-standard erroneous scenarios.
“Addressing the new DRAM Memory market requires fresh thinking, we are carving that path with a proactive approach,” said Umesh Patel, Founder & CEO of Arastu Systems. “With our flexible licensing models and customization services, we look forward to assist our customers with their System on Chip (SoC) designs.”
In order to request for more information, reach us at marcom@arastusystems.com
About Arastu Systems:
Arastu Systems is a new age technology company focused at delivering customized IP products and related services in the memory and networking area. The company provides a comprehensive solution with its robust and flexible DRAM products that enable customers meet their specific memory needs. Moreover, Arastu also offers Ethernet solutions that caters to applications with low latency requirements. Arastu Systems understands the customer’s pain points and therefore believe in forging relationships by providing customized solutions to meet their requirements. The company is based in San Jose, California and also has a design center in Ahmedabad, India. For more information, please visit our website at www.arastusystems.com
|
Related News
- Synopsys Announces Availability of Comprehensive Low Power Reference Kit for Design and Verification
- JEDEC Updates Standards for Low Power Memory Devices
- Synopsys' New LPDDR4 Verification IP Accelerates Verification Closure for High-Performance Low Power Designs
- JEDEC Releases LPDDR4 Standard for Low Power Memory Devices
- Denali Launches PureSuite, First Comprehensive Verification Suite for Compliance, Interoperability of PCI Express Designs
Breaking News
- RISC-V International Promotes Andrea Gallo to CEO
- See the 2025 Best Edge AI Processor IP at the Embedded Vision Summit
- Andes Technology Showcases RISC-V AI Leadership at RISC-V Summit Europe 2025
- RISC-V Royalty-Driven Revenue to Exceed License Revenue by 2027
- Keysom Unveils Keysom Core Explorer V1.0
Most Popular
- RISC-V International Promotes Andrea Gallo to CEO
- See the 2025 Best Edge AI Processor IP at the Embedded Vision Summit
- Andes Technology Showcases RISC-V AI Leadership at RISC-V Summit Europe 2025
- Ceva, Inc. Announces First Quarter 2025 Financial Results
- Cadence Unveils Millennium M2000 Supercomputer with NVIDIA Blackwell Systems to Transform AI-Driven Silicon, Systems and Drug Design
![]() |
E-mail This Article | ![]() |
![]() |
Printer-Friendly Page |