MIPI M-PHY v4.1/v3.1 IP in TSMC(5nm, 6nm, 7nm, 12nm,16nm, 22nm, 28nm, 40nm, and 55nm)
Cadence Timing Signoff Tools Enable MaxLinear to Deliver Industry's First 400Gbps PAM4 SoC on 16FF Process
Cadence Quantus Extraction Solution and Tempus Timing Signoff Solution provide faster convergence for on-time tapeout and working silicon
SAN JOSE, Calif. -- 10 Dec 2018 -- Cadence Design Systems, Inc. (NASDAQ: CDNS) today announced that MaxLinear, Inc., used Cadence® timing signoff tools to successfully deliver the MxL935xx Telluride device, the industry’s first 400Gbps PAM4 system on chip (SoC) using 16FF process technology. The Cadence Quantus™ Extraction Solution and Tempus™ Timing Signoff Solution were key enablers of the on-time delivery of working silicon for MaxLinear. The Telluride device is the key component for system vendors to be able to develop a 400Gbps optical interconnect module in a compact form factor for intra-datacenter applications with a transmission distance up to 2 kilometers.
For more information on the Quantus Extraction Solution, please visit www.cadence.com/go/quantusmax. For more information on the Tempus Timing Signoff Solution, please visit www.cadence.com/go/tempusmax.
The Cadence timing signoff tools provided MaxLinear with the ability to manage congestion throughout every stage of the design flow, from placement to signoff, with a target of lowering design density, allowing for high target utilization and cost tradeoffs involving using more layers versus chip area. The Cadence timing signoff tools provided MaxLinear with a trusted, reliable design flow for fast runtimes, signoff accuracy, and first-pass engineering change order (ECO) fixes to achieve on-time tapeouts.
MaxLinear estimated that they were able to get 2X faster multi-corner extraction runtimes versus single-corner runs and 3X faster timing signoff flow with the Quantus and Tempus solutions. MaxLinear was able to fix over 90 percent of hold violations with Tempus ECO, which reduced their iterations to only 3-4 ECOs while fixing across 18 timing views. The Tempus physically-aware ECO flow helped MaxLinear to dramatically reduce the overall ECO cycle. The key to the fastest convergence and reduction in iterations for on-time tapeout was the fact that both the Innovus™ Implementation System and Tempus ECO solution use the same signoff extraction and STA engines for optimization and signoff.
“Managing heavily congested and high-speed SoC design throughout the design flow with high-target utilization to reduce costs at 16FF node is a challenging task,” said Dr. Paolo Miliozzi, VP of SoC Technology, MaxLinear. “We are able to deploy the full-flow Cadence digital and signoff tool set including their Quantus, Tempus, and Tempus ECO solutions for successful signoff and on-time tapeout. Using these signoff engines, which are consistent with the Cadence Innovus Implementation System for both extraction and static timing analysis, ensured tight correlation and a reduction in design iterations during signoff for quick design convergence.”
MaxLinear used the Cadence full-flow digital solution including Genus™ Synthesis Solution, Innovus Implementation system for place and route, Quantus Extraction Solution and Tempus Timing Signoff Solution. Cadence provides tightly integrated tools with unified algorithms, engines and data models, as well as a common user interface throughout the entire digital design process. A video about the MaxLinear design experience is available at www.cadence.com/go/maxlinearvideo.
About Cadence
Cadence enables electronic systems and semiconductor companies to create the innovative end products that are transforming the way people live, work and play. Cadence® software, hardware and semiconductor IP are used by customers to deliver products to market faster. The company’s System Design Enablement strategy helps customers develop differentiated products—from chips to boards to systems—in mobile, consumer, cloud datacenter, automotive, aerospace, IoT, industrial and other market segments. Cadence is listed as one of Fortune Magazine's 100 Best Companies to Work For. Learn more at www.cadence.com.
|
Cadence Hot IP
Related News
- Kandou Uses Cadence Analog/Mixed-Signal Timing and Power Signoff Tools to Deliver High-Speed SerDes PHY IP Design on 28nm Process
- Cadence Full-Flow Digital and Signoff Tools Certified on Samsung Foundry's 7LPP Process Technology
- Cadence Full-Flow Digital and Signoff Tools Certified on Samsung's 8LPP Process Technology
- Cadence Digital, Signoff and Custom/Analog Tools Enabled on Samsung's 7LPP and 8LPP Process Technologies
- Cadence Reference Flow with Digital and Signoff Tools Certified on Samsung's 10nm Process Technology
Breaking News
- RISC-V International Promotes Andrea Gallo to CEO
- See the 2025 Best Edge AI Processor IP at the Embedded Vision Summit
- Andes Technology Showcases RISC-V AI Leadership at RISC-V Summit Europe 2025
- RISC-V Royalty-Driven Revenue to Exceed License Revenue by 2027
- Keysom Unveils Keysom Core Explorer V1.0
Most Popular
- RISC-V Royalty-Driven Revenue to Exceed License Revenue by 2027
- SiFive and Kinara Partner to Offer Bare Metal Access to RISC-V Vector Processors
- Imagination Announces E-Series: A New Era of On-Device AI and Graphics
- Siemens to accelerate customer time to market with advanced silicon IP through new Alphawave Semi partnership
- Cadence Unveils Millennium M2000 Supercomputer with NVIDIA Blackwell Systems to Transform AI-Driven Silicon, Systems and Drug Design
![]() |
E-mail This Article | ![]() |
![]() |
Printer-Friendly Page |