Spin-Orbit-Torque Tackles MRAM Constraints
By Gary Hilson, EETimes (September 27, 2021)
The next generation of embedded MRAM (magneto-resistive RAM) may boil down to changing the order of ingredients in the recipe.
Spin-orbit-torque (SOT) MRAM addresses the “trilemma” that Spin-transfer torque (STT) MRAM currently faces, said Antaios CEO Jean-Pierre Nozières in an interview with EE Times. The significant voltage across the device tunnel oxide that’s required for writing means there is a continual tradeoff between data retention, write endurance, and write speed. That means even though it’s reached near maturity, STT MRAM is still constrained when it comes to meeting the demands of high-speed RAM applications that require a combination of high speed and infinite endurance, along with acceptable data retention.
Founded in 2017, Antaios began ramping its development efforts on third generation MRAM in 2019 by using SOT, a spintronic effect, that shows a lot of promise in overcoming the constraints of STT-MRAM and other previous generations of the technology, without requiring major changes to manufacturing processes, said Nozières. SOT-MRAM solves the trilemma by fully eliminating the high voltage across the device tunnel oxide during write, which results in intrinsic unlimited endurance. “The current technology is limited to embedded flash replacements. You have the trilemma between retention, speed and endurance.” By removing this constraint, he said, it opens the door to replacing incumbent memories including flash and SRAM in applications for high-speed applications that previous generations couldn’t address.
![]() |
E-mail This Article | ![]() |
![]() |
Printer-Friendly Page |
|
Related News
- Everspin Awarded $14.55M to Provide Continued, Stable On-Shore MRAM Manufacturing
- Everspin Announces a $9.25M Contract to Provide MRAM Technology for Strategic Radiation Hardened eMRAM Macro
- Everspin Announces Contract to Provide MRAM Technology for Strategic Radiation Hardened FPGA
- Renesas Develops Embedded MRAM Macro that Achieves over 200MHz Fast Random-Read Access and a 10.4 MB/s Fast Write Throughput for High Performance MCUs
- Analog IP tackles side channel attacks
Breaking News
- RISC-V International Promotes Andrea Gallo to CEO
- See the 2025 Best Edge AI Processor IP at the Embedded Vision Summit
- Andes Technology Showcases RISC-V AI Leadership at RISC-V Summit Europe 2025
- RISC-V Royalty-Driven Revenue to Exceed License Revenue by 2027
- Keysom Unveils Keysom Core Explorer V1.0
Most Popular
- RISC-V Royalty-Driven Revenue to Exceed License Revenue by 2027
- SiFive and Kinara Partner to Offer Bare Metal Access to RISC-V Vector Processors
- Imagination Announces E-Series: A New Era of On-Device AI and Graphics
- Siemens to accelerate customer time to market with advanced silicon IP through new Alphawave Semi partnership
- Cadence Unveils Millennium M2000 Supercomputer with NVIDIA Blackwell Systems to Transform AI-Driven Silicon, Systems and Drug Design