ZeroPoint Technologies introduces zstd Decompression Hardware IP
August 7, 2024 -- ZeroPoint Technologies is proud to announce the availability of zstd decompression as a hardware IP. This innovation brings the power and efficiency of the zstd algorithm to hardware, providing enhanced performance and energy efficiency for semiconductor applications. With this announcement, Zeropoint technologies now offers the only hardware-accelerated solution available for the zstd algorithm.
As software-based zstd decompression is already widely used by hyperscalers, and supported natively by many of the most widely used databases, Zeropoint expects the primary customer use cases for this new hardware-accelerated offering will focus on storage in enterprise and hyperscale implementations, meaningfully increasing the decompression speed of stored data, and as a result increasing data bandwidth (by 1.5 - 2 times) compared to software-based implementations..
Critically, as with all of ZeroPoint’s hardware-accelerated optimization solutions, the new zstd offering also enables customers to reclaim the CPU cycles formally associated with software-based implementations of zstd decompression – in some cases enabling 3-5% of overall CPU cycles to be reclaimed, and monetized.
Background on zstd Compression Algorithm
The zstd (Zstandard) compression algorithm is an advanced, lossless data compression technology. It has quickly become a popular choice for a variety of applications due to its high compression ratios, fast compression and decompression speeds, and efficient resource usage. Zstd is designed to offer the flexibility of adjusting compression levels, making it suitable for different performance needs, ranging from real-time applications to large data archival.
Advantages of zstd Decompression Hardware IP:
- High Compression Ratios: Achieves significant reduction in data size, saving storage space and bandwidth.
- Fast Decompression: Ensures quick access to compressed data, enhancing performance in data-intensive applications.
- Increased Performance: Offloading decompression tasks to dedicated hardware significantly boosts data processing speeds.
- Reduced CPU Load: Frees up the CPU to handle other critical tasks, improving overall system efficiency.
- Energy Efficiency: Hardware decompression is more power-efficient than software-based solutions, ideal for energy-conscious applications.
- Scalability: Suitable for a wide range of devices, from IoT devices to high-performance computing systems.
- Compatibility: Easy to integrate. Compatible with SW based LZ4 compression and decompression.
Potential Applications
The zstd decompression hardware IP can be integrated into various applications, providing performance and efficiency improvements:
- ZRAM/ZSWAP: Replace software-based decompression with hardware accelerated decompression. Same functionality, more performance/watt.
- Data Storage Systems: Enhance the performance of storage solutions by accelerating data retrieval times.
- Big Data Analytics: Speed up the processing of large datasets, enabling faster insights and decision-making.
- Cloud Services: Improve the efficiency of cloud storage and computing, reducing latency and operating costs.
- Network Appliances: Increase the throughput of network devices by accelerating data decompression.
- Consumer Electronics: Enhance user experience in devices such as smartphones, tablets, and multimedia players by speeding up data access.
- Embedded Systems: Suitable for resource-constrained environments, providing efficient decompression capabilities without taxing the CPU.
You can learn all about the technical details in our Product Information here.
|
ZeroPoint Technologies Hot IP
Related News
- ZeroPoint Technologies introduces LZ4 Compression and Decompression Hardware IP
- Synopsys Introduces Virtualizer Native Execution on Arm Hardware to Accelerate Software-defined Product Development
- SEALSQ Introduces QS7001, a Newly Developed Cutting-Edge RISC-V Secure Hardware Platform, Specifically Designed for IoT security in the Post-Quantum Era
- Lattice Introduces New Secure Control FPGA Family with Advanced Crypto-Agility and Hardware Root of Trust
- Aldec Introduces Hardware Assisted RTL Simulation Acceleration for Microchip FPGA Designs
Breaking News
- RISC-V International Promotes Andrea Gallo to CEO
- See the 2025 Best Edge AI Processor IP at the Embedded Vision Summit
- Andes Technology Showcases RISC-V AI Leadership at RISC-V Summit Europe 2025
- RISC-V Royalty-Driven Revenue to Exceed License Revenue by 2027
- Keysom Unveils Keysom Core Explorer V1.0
Most Popular
- RISC-V Royalty-Driven Revenue to Exceed License Revenue by 2027
- SiFive and Kinara Partner to Offer Bare Metal Access to RISC-V Vector Processors
- Imagination Announces E-Series: A New Era of On-Device AI and Graphics
- Siemens to accelerate customer time to market with advanced silicon IP through new Alphawave Semi partnership
- Cadence Unveils Millennium M2000 Supercomputer with NVIDIA Blackwell Systems to Transform AI-Driven Silicon, Systems and Drug Design
![]() |
E-mail This Article | ![]() |
![]() |
Printer-Friendly Page |