PHY layer solution for PCIe1.1/PCIe2.0 with a serial interface and PIPE3 compliant digital interface
Genesys Logic Announces GigaCourier / PHY
September 25, 2003 - Genesys Logic, Inc. (GLI), a leader in high-speed I/O communications, today announced GL230 (GigaCourier TM /PHY), the first offering in its PCI ExpressTM product roadmap, at the Intel Developer Forum (IDF) in September 2003.
GL230 is the first PCI Express PIPE PHY in the industry implemented in a 0.18ìm standard digital CMOS process. GL230 fully complies with both the PCI ExpressTM Base Specification Revision 1.0a and the PHY Interface for the PCI ExpressTM (PIPE) Architecture version 1.0 from Intel. GL230 is a single lane transceiver, which can be expanded to 2/4/8/16/32 lanes in the future designs. It meets the demand of various bandwidth requirements for networking, graphics, storage, and many other applications.
GL230 supports Physical Coding Sub-Layer (PCS) and high speed serialization and de-serialization (SerDes.) The built-in PLL provides stable high-speed clocks for the robust operation of the SerDes at a serial interface speed of 2.5 Gbps as defined in PCI Express Base Spec Rev1.0a. In addition to the functionality defined in the PCI Express specification, GL230 provides several other features of its own. For example, the input parallel data bus could be either 8-bit or 16-bit wide, selectable by an external pin. Another example is the Polarity Inversion feature, which provides a flexible environment for the system designers. Peak-to-peak swing, de-emphasis level and pole-zero locations are a few other examples of the friendly programmable features of GL230. Low power consumption is another important feature of GL230. It leaves more room to the customers when planning power budget for their chips or systems.
GL230 also has Built-in Self Test (BIST) in place with various fixed and random patterns. The BIST provides several loop-back modes, enabling the functional self-checking of the analog transceiver.
Genesys Logic has a family of PCI ExpressTM products in the roadmap. The company is working on porting GL230 to a 0.13ìm process, which will be ready by Q4/2003. The PCI ExpressTM Transaction Layer and the Data Link Layer design for GL231 (GigaCourierTM/TDM) will also be available by the end of 2003. In the first quarter of 2004, Genesys Logic will debut its PCI-X to PCI ExpressTM bridge controller - GL240 (GigaCoureirTM/SFO. Porting to other major fundaries is also in the planning.
For more information about Genesys Logic’s PCI Express product Families and GL230 white paper, please visit our product website http://www.genesyslogic.com/PCIExpress.htm.
|
||||||
Related News
- Genesys Logic First to Market with PCI Express 4-lane 10Gbps PIPE PHY Chips
- Genesys Logic First to Market with PCI Express PIPE PHY Chip
- Genesys Logic Announces USB3.1 Gen 2 Hub Controller with Multiple Upstream Port Support and USB-C Integrated
- Genesys Logic Announces Industry's First USB Type-C Integrated USB 3.1 Gen 1 Hub Controller - GL3523S
- Genesys Logic announced a reference design pairing its USB 3.0 card reader controller GL3221 with NFC transceiver ST95HF from STMicroelectronics
Breaking News
- RISC-V International Promotes Andrea Gallo to CEO
- See the 2025 Best Edge AI Processor IP at the Embedded Vision Summit
- Andes Technology Showcases RISC-V AI Leadership at RISC-V Summit Europe 2025
- RISC-V Royalty-Driven Revenue to Exceed License Revenue by 2027
- Keysom Unveils Keysom Core Explorer V1.0
Most Popular
- RISC-V International Promotes Andrea Gallo to CEO
- See the 2025 Best Edge AI Processor IP at the Embedded Vision Summit
- Andes Technology Showcases RISC-V AI Leadership at RISC-V Summit Europe 2025
- Ceva, Inc. Announces First Quarter 2025 Financial Results
- Cadence Unveils Millennium M2000 Supercomputer with NVIDIA Blackwell Systems to Transform AI-Driven Silicon, Systems and Drug Design
|
|
E-mail This Article |
|
Printer-Friendly Page |






