Mentor Graphics Enables Hardware/Software Co-Verification with StarCore Processor Models
GSPx TECHNOLOGY CONFERENCE, Santa Clara, Calif., September 28, 2004 - Mentor Graphics Corp. (Nasdaq: MENT) today announced a technical collaboration with StarCore to offer Seamless® hardware/software co-verification processor models for StarCore's licensable processor cores, SC1200 and SC1400.
Developed to allow systems designers using Mentor's industry-leading Seamless co-verification environment to quickly incorporate StarCore processor subsystems into their designs, the support packages implement SC1200 and SC1400 cores and subsystems, as well as providing performance profiling for cache activities, memory accesses and software codes.
The StarCore model, when used with the Mentor Graphics® Seamless co-verification environment, enables software/hardware development in parallel, removing software from the critical path, reducing the risk of hardware iterations and increasing overall product quality. With increased visibility into a hardware design, designers can debug designs while they are exercised by production software running on the CPU.
"The Seamless hardware/software co-verification StarCore Processor Support Packages for SC1200 and SC1400 can help organizations significantly improve time-to-market by allowing them to develop in software before creating physical hardware," said Alex Bedarida, vice president of marketing and sales, StarCore. "Mentor Graphics is a known leader in the hardware/software co-verification space, and we are pleased to offer our customers this important and cost-saving package."
"Optimizing the performance of key software algorithms is critical for DSP system development," said Serge Leef, general manager, SoC Verification Division, Mentor Graphics. "The performance profiling features of Seamless and the StarCore Processor models provide an early, accurate analysis, ensuring confidence that specifications are being met."
Pricing and Availability
The Seamless hardware/software co-verification StarCore Processor Support Packages for SC1200 and SC1400 cores and subsystems are available now. More information is available at www.mentor.com/seamless.
About Seamless
Linking popular software development and debug tools with logic simulation, the Seamless environment delivers high performance co-verification months before a hardware prototype can be built. The Seamless environment enables software and hardware development to be parallel activities, removing software from the critical path and reducing the risk of hardware prototype iterations resulting from integration errors. User-controlled optimizations boost performance by isolating the logic simulator from software-intensive operations such as block memory transfers and algorithmic routines.
About Mentor Graphics
Mentor Graphics Corporation (Nasdaq: MENT) is a world leader in electronic hardware and software design solutions, providing products, consulting services and award-winning support for the world's most successful electronics and semiconductor companies. Established in 1981, the company reported revenues over the last 12 months of about $675 million and employs approximately 3,800 people worldwide. Corporate headquarters are located at 8005 S.W. Boeckman Road, Wilsonville, Oregon 97070-7777; Silicon Valley headquarters are located at 1001 Ridder Park Drive, San Jose, California 95131-2314. World Wide Web site: www.mentor.com.
Mentor Graphics and Seamless are registered trademarks of Mentor Graphics Corporation. All other company and/or product names are the trademarks and/or registered trademarks of their respective owners.
# # #
|
Related News
- Synopsys and Hitachi Deliver First Hardware/Software Co-Verification Models for SH3-DSP and SH-4 Processor Cores
- Mentor Graphics First to Provide Co-Verification Support for MIPS32 34K Multi-Threading Processor Cores
- Mentor Graphics Announces Co-Verification Models for PMC-Sierra MIPS-based Microprocessors to Speed Verification of Embedded Applications
- Endeavor Intertech Corporation to Provide Accurate High Performance Models of Complex Cores for Synopsys Eaglei Hardware-Software Co-Verification Environment
- Mentor Graphics Seamless Co-Verification Environment First to Support Infineon Technologies TriCore 32-Bit Unified Processor for Embedded Systems
Breaking News
- RISC-V International Promotes Andrea Gallo to CEO
- See the 2025 Best Edge AI Processor IP at the Embedded Vision Summit
- Andes Technology Showcases RISC-V AI Leadership at RISC-V Summit Europe 2025
- RISC-V Royalty-Driven Revenue to Exceed License Revenue by 2027
- Keysom Unveils Keysom Core Explorer V1.0
Most Popular
- RISC-V Royalty-Driven Revenue to Exceed License Revenue by 2027
- SiFive and Kinara Partner to Offer Bare Metal Access to RISC-V Vector Processors
- Imagination Announces E-Series: A New Era of On-Device AI and Graphics
- Siemens to accelerate customer time to market with advanced silicon IP through new Alphawave Semi partnership
- Cadence Unveils Millennium M2000 Supercomputer with NVIDIA Blackwell Systems to Transform AI-Driven Silicon, Systems and Drug Design
![]() |
E-mail This Article | ![]() |
![]() |
Printer-Friendly Page |