Paradigm Works Announces SystemVerilog FrameWorks Template Generator Support for UVM
Andover, MA, June 09, 2010 — Paradigm Works, a world-class leader in ASIC and FPGA software and development services, today announced that its SystemVerilog FrameWorks™ Template Generator software now supports UVM (Universal Verification Methodology).
The UVM Template Generator takes user input parameters and automatically creates a functional framework for a UVM-compliant verification environment. The current UVM Template Generator release is compatible with UVM 1.0 EA (Early Adopter).
Visit the Paradigm Works Download Page to customize, create, and download a framework UVM environment.
Visit UVM World for additional information on the UVM or to download the UVM kit.
|
Related News
- Paradigm Works Announces VMM 1.0 enhancements to its SystemVerilog FrameWorks VMM Template Generator software
- SystemVerilog FrameWorks VMM Template Generator Upgraded for VMM 1.1
- Aldec's Active-HDL Verification Capabilities Enhanced to Support SystemVerilog Constructs and UVM
- Paradigm Works Releases UVM 1.x VerificationWorks
- Paradigm Works Releases Free Open Source UVM 1.x VerificationWorks Scoreboard
Breaking News
- RISC-V International Promotes Andrea Gallo to CEO
- See the 2025 Best Edge AI Processor IP at the Embedded Vision Summit
- Andes Technology Showcases RISC-V AI Leadership at RISC-V Summit Europe 2025
- RISC-V Royalty-Driven Revenue to Exceed License Revenue by 2027
- Keysom Unveils Keysom Core Explorer V1.0
Most Popular
- RISC-V Royalty-Driven Revenue to Exceed License Revenue by 2027
- SiFive and Kinara Partner to Offer Bare Metal Access to RISC-V Vector Processors
- Imagination Announces E-Series: A New Era of On-Device AI and Graphics
- Siemens to accelerate customer time to market with advanced silicon IP through new Alphawave Semi partnership
- Cadence Unveils Millennium M2000 Supercomputer with NVIDIA Blackwell Systems to Transform AI-Driven Silicon, Systems and Drug Design
![]() |
E-mail This Article | ![]() |
![]() |
Printer-Friendly Page |