TSMC 4nm (N4P) 1.2V/1.8V Basekit Libraries, multiple metalstacks
New Analog Bits Display SerDes Reduces Footprint, Power & Cost
Saves up to 700 milliwatts on Flat Panel Display SOCs
Mountain View, CA, March 18, 2011 – Analog Bits, the Integrated Clocking and Interface IP leader, today unveiled an application specific Display SerDes (Serializer/Deserializer) IP that reduces area by up to 25 times, die-costs up to 25% and power consumption by 700mW. The new IP is silicon-proven and available immediately.
The Analog Bits Display SerDes is designed specifically for next generation flat panel displays, integrating a low power macro with a fine resolution, low jitter video clock to drive new video standards such as V-by-One HS®.
Analog Bits has achieved these technology milestones by customizing the IP’s analog macro to market specifications. The Display SerDes can now be successfully ported to 90nm 65nm and 40nm designs.
One of the key Display SerDes’ features is its ability to maximize the V-by-One standard. V-by-One HS is a low power interface display chip standard from THine Electronics, Inc. that reduces power, lowers component costs and extends connection ranges. Major display manufacturers worldwide have adopted V-by-One HS. Analog Bits innovative programmable approach aligns with V-by-One and other video interface standards making it ideal for a wide variety of flat panel display applications.
“Our clocking and interconnect products have long held a reputation for high quality – especially in video,” commented Mahesh Tirupattur, Executive VP of Analog Bits.
“Integrating our new low-power, high-bandwidth SerDes has resulted in a compelling solution for this growing market.”
For information on the Display SerDes, please visit www.analogbits.com/displaySERDES.php
About Analog Bits:
Founded in 1995, Analog Bits, Inc. is the leading supplier of integrated timing and interconnect IP. Products include precision clocking macros such as PLL’s & DLL’s, programmable interconnects such as multi-protocol SERDES/PMA and programmable I/O’s as well as specialized memories such as high-speed SRAMs and TCAMs. With billions IP fabricated in customer silicon from 0.35-micron to 28-nanometer processes, Analog Bits has the heritage of "first time working silicon" at merchant foundries and IDMs. For more information visit www.analogbits.com
|
||||||
Related News
- Analog Bits to demonstrate Low Power SERDES at TSMC's Open Innovation Platform Ecosystem Forum
- Analog Bits to Demonstrate New High Performance and Ultra-Low Power SERDES IP at TSMC Open Innovation Platform Ecosystem Forum
- Analog Bits' Half Power SERDES Demonstrated at DesignCon
- Analog Bits Unveils Industry's Lowest Power 40nm High Bandwidth SerDes
- Analog Bits to Demonstrate Power Management and Embedded Clocking and High Accuracy Sensor IP at the TSMC 2024 Open Innovation Platform Ecosystem Forum
Breaking News
- RISC-V International Promotes Andrea Gallo to CEO
- See the 2025 Best Edge AI Processor IP at the Embedded Vision Summit
- Andes Technology Showcases RISC-V AI Leadership at RISC-V Summit Europe 2025
- RISC-V Royalty-Driven Revenue to Exceed License Revenue by 2027
- Keysom Unveils Keysom Core Explorer V1.0
Most Popular
- RISC-V International Promotes Andrea Gallo to CEO
- See the 2025 Best Edge AI Processor IP at the Embedded Vision Summit
- Andes Technology Showcases RISC-V AI Leadership at RISC-V Summit Europe 2025
- Ceva, Inc. Announces First Quarter 2025 Financial Results
- Cadence Unveils Millennium M2000 Supercomputer with NVIDIA Blackwell Systems to Transform AI-Driven Silicon, Systems and Drug Design
|
|
E-mail This Article |
|
Printer-Friendly Page |













