ISP, Image Signal Processing, Real-time Pixel Processor for Automotive
Altera Streamlines the Evaluation of High-Speed Serial Transceivers In FPGAs and SoCs with Its Latest Verification Tool
JNEye Link Analysis Tool Allows System Designers to Quickly Perform Simulation and View Channel Characteristics of Transceiver Links
San Jose, Calif., January 27, 2014– Altera Corporation (Nasdaq: ALTR) today complemented its suite of verification and board-level design tools with the release of its JNEye link analysis tool. JNEye enables designers to quickly and easily evaluate high-speed serial link performance in Altera FPGAs and SoCs. The tool combines the speed of a statistical link simulator with the accuracy of a time-domain waveform-based simulator to form a new hybrid behavioral simulation paradigm. The JNEye tool is optimized to support Altera’s Generation 10 portfolio and provides users a platform for evaluating the transceiver link performance of Altera’s next-generation of FPGAs and SoCs.
“We offer a comprehensive portfolio of system-level design tools that allow our customers to quickly simulate and verify how our FPGAs and SoCs will operate in their system,” said Dr. Mike Peng Li, Altera Fellow. “The JNEye link analysis tool is the latest example of these solutions. Using JNEye, designers are able to quickly understand the performance of our transceivers, at a board level, and very accurately see how our devices will interoperate with other devices in the system.”
The JNEye tool delivers a hybrid modeling approach that integrates device characterization models to accurately account for process, voltage and temperature (PVT) variations. The tool simplifies the evaluation of serial-link transceivers by providing real-world simulation accuracy that is otherwise not possible using industry-standard models. JNEye supports link simulations with IBIS-AMI device models where a serial link between an Altera FPGA and other transmitters or receivers can be evaluated. With the JNEye link analysis tool, designers can quickly optimize transmit and receive equalization coefficients for target bit error ratios. The tool can also be used as a post-design support tool to assist in debug and validation.
The JNEye tool is part of Altera’s verification and board-level design tool suite within the Quartus II software environment. These tools allow designers to analyze, interpret data and monitor the performance of a system under real-world conditions. The JNEye tool currently supports 28 nm Stratix V and Arria V FPGAs, as well as 20 nm Arria 10 FPGAs and SoCs. Using the tool allows designers targeting Arria 10 devices to quickly verify their board system design.
Pricing and Availability
The JNEye link analysis tool is available today for download. A subscription edition license of the Quartus II software version 13.1 is required. The annual software subscription for Altera’s Quartus II software is $2,995 for a node-locked PC license and is available for purchase at Altera's eStore. A white paperis available that describes high-speed link modeling and simulation using the JNEye tool. For more information visit www.altera.comor contact your local Altera sales representative.
About Altera
Altera® programmable solutions enable designers of electronic systems to rapidly and cost effectively innovate, differentiate and win in their markets. Altera offers FPGAs, SoCs, CPLDs, ASICs and complementary technologies, such as power management, to provide high-value solutions to customers worldwide. altera.com
|
Altera Hot IP
Related News
- Altera and PMC-Sierra Extend High-Speed Serial Options for FPGAs and Structured ASICs
- Xilinx Delivers Virtex-II Pro X FPGAs - World's Most Capable High-Speed Serial Transceiver Solution
- Faraday Unveils HiSpeedKit™-HS Platform for High-speed Interface IP Verification in SoCs
- Blue Pearl Software Streamlines RTL Verification for Xilinx All Programmable FPGAs and SoCs
- Altera Demonstrates Dual-mode 56-Gbps PAM-4 and 30-Gbps NRZ Transceiver Technology for Stratix 10 FPGAs and SoCs
Breaking News
- RISC-V International Promotes Andrea Gallo to CEO
- See the 2025 Best Edge AI Processor IP at the Embedded Vision Summit
- Andes Technology Showcases RISC-V AI Leadership at RISC-V Summit Europe 2025
- RISC-V Royalty-Driven Revenue to Exceed License Revenue by 2027
- Keysom Unveils Keysom Core Explorer V1.0
Most Popular
- RISC-V Royalty-Driven Revenue to Exceed License Revenue by 2027
- SiFive and Kinara Partner to Offer Bare Metal Access to RISC-V Vector Processors
- Imagination Announces E-Series: A New Era of On-Device AI and Graphics
- Siemens to accelerate customer time to market with advanced silicon IP through new Alphawave Semi partnership
- Cadence Unveils Millennium M2000 Supercomputer with NVIDIA Blackwell Systems to Transform AI-Driven Silicon, Systems and Drug Design
![]() |
E-mail This Article | ![]() |
![]() |
Printer-Friendly Page |