Altera Demonstrates Dual-mode 56-Gbps PAM-4 and 30-Gbps NRZ Transceiver Technology for Stratix 10 FPGAs and SoCs
Stratix 10 FPGAs and SoCs Enable Next-generation Data Center and Terabit Communications Applications
San Jose, Calif., March 21, 2016 – Altera, now the Programmable Solutions Group (PSG) within Intel Corporation, today unveiled the transceiver technology that will enable Stratix® 10 FPGAs and SoCs to support data rates up to 56 Gbps. Altera is demonstrating today the FPGA industry’s first dual-mode 56-Gbps pulse-amplitude modulation with 4-levels (PAM-4) and 30-Gbps non-return-to-zero (NRZ) transceivers. The transceiver technology doubles the bandwidth available on a single transceiver channel, while providing equipment manufacturers scalability to build future systems. Stratix 10 FPGAs and SoCs are optimized to support the massive amounts of data that are being transmitted across copper backplanes and optical interconnects used in data center infrastructure and telecommunications equipment.
The Stratix 10 FPGA transceiver technology will support data rates ranging from 1 Gbps to 56 Gbps. Customers can use Stratix 10 FPGAs to build next-generation communications and networking infrastructure that support 50G, 100G, 200G, 400G and terabit applications. The transceiver’s dual mode capabilities provide customers a path to develop next-generation high-end systems, while also providing investment protection by supporting mainstream and legacy backplanes, copper cables, chip-to-chip and chip-to-module interconnects and interfaces. Altera has been an industry recognized leader and contributor to the 50G-56G PAM-4 standard within the IEEE 802.3 Ethernet and Optical Internetworking Forum (OIF).
A demonstration video of this transceiver technology showing 56 Gbps PAM-4 and 30-Gbps NRZ backplane is available at www.altera.com/transceiver.
“Today’s explosive growth in bandwidth requirements for data centers and network infrastructure requires that our FPGA’s power and density efficiently transmit more data, faster,” said Jordon Inkeles, director of marketing, high-end products, Programmable Solutions Group, Intel Corporation. “As systems require data rates beyond 28 Gbps, traditional NRZ modulation schemes for data transmission are struggling to keep pace. The implementation of dual-mode 56-Gbps PAM-4 and 30-Gbps NRZ transceivers into our Stratix 10 FPGAs and SoCs will enable customers to address the most demanding data throughput requirements.”
Stratix 10 FPGA transceivers are integrated using a heterogeneous system-in-package (SiP) approach. Transceiver tiles are combined with a monolithic FPGA core fabric using Intel’s Embedded Multi-die Interconnect Bridge (EMIB) technology, which allows Stratix 10 FPGAs and SoCs to rapidly address the ever-increasing system bandwidth demands across virtually every market segment. A transceiver tile approach offers greater flexibility, scalability and faster time-to-market.
Availability
Initial Stratix 10 FPGAs will start shipping in Q4 2016. Altera is demonstrating the Stratix 10 FPGA transceiver technology at OFC 2016. For more information about Stratix 10 FPGAs and SoCs, visit www.altera.com/stratix10.
About Intel Corporation
Intel (NASDAQ: INTC) expands the boundaries of technology to make the most amazing experiences possible. Information about Intel and the work of its more than 100,000 employees can be found at newsroom.intel.com and intel.com.
|
Altera Hot IP
Related News
- Altera Reveals Stratix 10 Innovations Enabling the Industry’s Fastest and Highest Capacity FPGAs and SoCs
- Altera Enables Customer Design Starts for 14 nm Stratix 10 FPGAs and SoCs
- Altera Customers Achieve Industry Milestone - Realizing 2X Core Performance Gain with Stratix 10 FPGAs and SoCs
- Altera Demonstrates First FPGAs to Interoperate with 100-Gbps Optical Module
- Credo Demonstrates 56G PAM-4, 56G NRZ and 28G NRZ SerDes Technology at DesignCon
Breaking News
- RISC-V International Promotes Andrea Gallo to CEO
- See the 2025 Best Edge AI Processor IP at the Embedded Vision Summit
- Andes Technology Showcases RISC-V AI Leadership at RISC-V Summit Europe 2025
- RISC-V Royalty-Driven Revenue to Exceed License Revenue by 2027
- Keysom Unveils Keysom Core Explorer V1.0
Most Popular
- RISC-V Royalty-Driven Revenue to Exceed License Revenue by 2027
- SiFive and Kinara Partner to Offer Bare Metal Access to RISC-V Vector Processors
- Imagination Announces E-Series: A New Era of On-Device AI and Graphics
- Siemens to accelerate customer time to market with advanced silicon IP through new Alphawave Semi partnership
- Cadence Unveils Millennium M2000 Supercomputer with NVIDIA Blackwell Systems to Transform AI-Driven Silicon, Systems and Drug Design
![]() |
E-mail This Article | ![]() |
![]() |
Printer-Friendly Page |