PCIe Gen 6 SERDES IP - supports up to 112G LR ethernet with low power and latency
VLSI Plus Announces Multiplexing CSI2 Transceiver IP core
Raanana, Israel, December 11, 2014: VLSI Plus, a leading provider of MIPI® CSI2 compliant IP cores, today announced the availability of the CSI2-MUX-A1-F – a MIPI® CSI2 transceiver, connecting to up to 4 CSI2 camera inputs, and outputting a multiplexed CSI2 stream with 4 data lanes, at up to 1.5Gbps per lane.
This product comprises modified versions of proven VLSI Plus’ IP cores, with dedicated glue logic and control. Each camera input is connected to a modified VLSI Plus SVR-CS4-F serial video receiver, which converts the serial inputs to parallel stream. The parallel streams are then assigned 4 CSI2 virtual channels, and asserted at the parallel input ports of a modified VLSI Plus’ SVT-CS4-AP2 multiplexing serial video transmitter
VLSI Plus (www.vlsiplus.com) is a boutique IP house, specializing in digital video and, in particular, in IP cores complying with MIPI® CSI2 Camera Serial Interface standard. VLSI Plus is the first CSI2 IP core vendor to get MIPI® IOL certificate.
Yoav Lavi, founder and CEO of VLSI Plus said: “The availability of high performance low cost CSI2 cameras on one hand, and high performance application processors on the other hand, opens a wide range of system opportunities for low cost systems where images from several cameras are congregated. Applications include generation of a stereo image, multiple-input super-resolution techniques, extended depth-of-field images, extended dynamic range images, and many others.”
Lavi added: “this IP core is a first in a series. The FPGA version will be followed by an ASIC version; then forthcoming CSI2 versions with more lanes and higher data rates will be added, as well as geometrical multiplexing where more than 4 inputs are to be supported”.
|
||||||
VLSI Plus Ltd Hot IP
Related News
- VLSI Plus offers Multiple Video Source MIPI CSI2 Transmitter IP core
- VLSI Plus offers Multiple Pixel per Clock in all its MIPI CSI2 Receiver IP cores
- VLSI Plus announces an FPGA version of its 64-bit Second Generation MIPI CSI2 Receiver
- Industry's smallest, lowest cost, lowest current consumption and low voltage supply, 2.4GHz RF Transceiver from Nordic VLSI
- Wi-Fi 7 (802.11be) RF Transceiver IP Core Ready for High Speed Wireless Connectivity Applications
Breaking News
- RISC-V International Promotes Andrea Gallo to CEO
- See the 2025 Best Edge AI Processor IP at the Embedded Vision Summit
- Andes Technology Showcases RISC-V AI Leadership at RISC-V Summit Europe 2025
- RISC-V Royalty-Driven Revenue to Exceed License Revenue by 2027
- Keysom Unveils Keysom Core Explorer V1.0
Most Popular
- RISC-V International Promotes Andrea Gallo to CEO
- See the 2025 Best Edge AI Processor IP at the Embedded Vision Summit
- Andes Technology Showcases RISC-V AI Leadership at RISC-V Summit Europe 2025
- Ceva, Inc. Announces First Quarter 2025 Financial Results
- Cadence Unveils Millennium M2000 Supercomputer with NVIDIA Blackwell Systems to Transform AI-Driven Silicon, Systems and Drug Design
|
|
E-mail This Article |
|
Printer-Friendly Page |









